広報掲示板 Relationship

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of ​​the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.


ESD Suppression Stop PCB Design-FS Technology

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.



TOTAL: 4138

番号 タイトル ライター 参照 推薦
4138 マンウンジム...? 楽に目的地まで行き....... 뽀독 04-18 4 0
4137 一緒にするオルベン 뽀독 04-10 18 0
4136 ブランドApple Watchバンドのおすすめ人....... coolkabashop 04-03 66 0
4135 バス貸切 = 今年バス 뽀독 03-24 127 0
4134 気成プラットホームと違います ! 뽀독 03-19 139 0
4133 すべてまったく同じなんです? 뽀독 03-13 158 0
4132 チープです当たります 뽀독 03-12 186 0
4131 反応型ウェブの中枢的機能 keeple2 03-12 181 0
4130 韓国の巫俗 keeple2 03-12 185 0
4129 高級儀典サービス keeple2 03-12 180 0
4128 子供囲碁 keeple2 03-10 176 0
4127 会員加入なしに無料に価格比較して....... 뽀독 03-07 188 0
4126 今年モビリティー?! 뽀독 03-01 189 0
4125 仁川空港金浦空港金海空港済州空港....... wabus 02-28 205 0
4124 ためらわずにオルベンでコルベン, コ....... wabus 02-27 210 0
4123 他社よりはっきりとチープです !! 뽀독 02-26 215 0
4122 コルベン, コールタクシー予約の時一....... wabus 02-26 218 0
4121 悩まずに一番チープに "今年バス"で....... wabus 02-23 222 0
4120 仁川空港まで楽に "オルベン"でコル....... wabit 02-22 234 0
4119 今年バスで価格比較を通じてチープ....... wabit 02-21 224 0