広報掲示板 Relationship

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of ​​the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.


ESD Suppression Stop PCB Design-FS Technology

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.



TOTAL: 4138

番号 タイトル ライター 参照 推薦
4098 確認して見てください比べることが....... 뽀독 2023-12-14 414 0
4097 多くの負けることと人員を一度に ! 뽀독 2023-12-08 441 0
4096 新年来光今年バスで予約 ! 뽀독 2023-11-28 460 0
4095 タムゾングトック匿名保障して上げ....... 뽀독 2023-11-23 448 0
4094 [ウズルソング]海外配送男性健康食品....... loney2023 2023-11-23 552 2
4093 タムゾングトック , みなさんの問題....... 뽀독 2023-11-21 467 0
4092 簡便で易しく利用することができる....... 뽀독 2023-11-17 474 0
4091 こんにちは今年バスです. 뽀독 2023-11-16 480 0
4090 ミニバスも今年バスと ‾ 뽀독 2023-11-13 502 0
4089 大韓民国_正常品だけ扱うオンライン....... loney2023 2023-11-10 502 2
4088 仮声費 , チープな見積り今年バス ! 뽀독 2023-11-09 485 0
4087 今年バスはいつどこ書でも ! 뽀독 2023-10-29 614 0
4086 11/18 日韓交流おしゃべり会@新大久....... Threetimes 2023-10-25 601 0
4085 多様な目的にもう今年バスを利用し....... 뽀독 2023-10-16 615 0
4084 大変に歩き回る必要ないです ‾ 뽀독 2023-10-15 617 0
4083 今年バスと幸せする結婚式バス貸切 :....... 뽀독 2023-10-09 548 0
4082 結婚は私だけひとりするのではない....... 뽀독 2023-10-05 564 0
4081 悩まずに見積り受けて見てください !....... 뽀독 2023-09-28 736 0
4080 大韓民国全国をバスで観光したい? 今....... 뽀독 2023-09-25 591 0
4079 話せない悩みがあるんですか? 뽀독 2023-09-22 614 0