홍보게시판 Relationship

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.


ESD Suppression Stop PCB Design-FS Technology

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of ​​the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.



TOTAL: 4453

번호 제목 글쓴이 날짜 조회 추천
4253 임플란트 후 혀가 자꾸 보철물에 걸리....... 마케팅마스터 04-01 748 0
4252 가해자로 몰린 학생, 어떻게 방어할 ....... 마케팅마스터 04-01 817 0
4251 음주운전으로 사고 후 입건되지 않고 ....... 마케팅마스터 04-01 769 0
4250 임플란트 후 보철물과 혀 사이에 구멍....... 마케팅마스터 03-31 712 0
4249 임플란트 보철물 경계가 잇몸을 자극....... 마케팅마스터 03-29 787 0
4248 【카툑DVBK】🌈sk소액결제 구글정보이....... tonimnh 03-29 848 0
4247 피해 학생의 부모로서, 어디까지 개입....... 마케팅마스터 03-28 859 0
4246 음주운전 전력 숨길 수 있을까? 마케팅마스터 03-28 844 0
4245 임플란트 보철물 틈새로 바람이 새는 ....... 마케팅마스터 03-28 844 0
4244 앞니에 임플란트를 심을 때 주의할 점 마케팅마스터 03-27 805 0
4243 소액결제현금화[OΙO-8164-6663]↗ㅋㅏ톡D....... tonimnh 03-27 841 0
4242 학폭위에서 제시한 처분이 과도하게 ....... 마케팅마스터 03-26 792 0
4241 음주운전 처벌 후 가해자로서 공탁 외....... 마케팅마스터 03-26 793 0
4240 음주운전 후 스스로 병원에 입원했을 ....... 마케팅마스터 03-25 789 0
4239 학교폭력 피해자가 가해자의 SNS 게시....... 마케팅마스터 03-25 830 0
4238 음주운전으로 자전거 운전 시에도 형....... 마케팅마스터 03-24 835 0
4237 학교폭력 피해자가 자퇴 후 검정고시....... 마케팅마스터 03-24 780 0
4236 “정보이용료현금화ᔜ 【캬툑 DVBK】....... tonimnh 03-22 915 0
4235 음주운전으로 운전면허 취득 제한, 얼....... 마케팅마스터 03-22 860 0
4234 학교폭력 피해자가 교내 성적 평가에....... 마케팅마스터 03-22 889 0